# Low Voltage Precision Adjustable Shunt Regulator

The TLV431A series are precision low voltage shunt regulators that are programmable over a wide voltage range of 1.24 V to 16 V. These series feature a guaranteed reference accuracy of  $\pm 1.0\%$  at 25°C and  $\pm 2.0\%$  over the entire industrial temperature range of -40°C to 85°C. These devices exhibit a sharp low current turn—on characteristic with a low dynamic impedance of 0.20  $\Omega$  over an operating current range of 100  $\mu A$  to 20 mA. This combination of features makes this series an excellent replacement for zener diodes in numerous applications circuits that require a precise reference voltage. When combined with an optocoupler, the TLV431A can be used as an error amplifier for controlling the feedback loop in isolated low output voltage (3.0 V to 3.3 V) switching power supplies. These devices are available in economical TSOP–5 and TO–92 packages.

#### **Features**

- Programmable Output Voltage Range of 1.24 V to 16 V
- Voltage Reference Tolerance ± 1.0%
- Sharp Low Current Turn-On Characteristic
- Low Dynamic Output Impedance of 0.20 Ω from 100 μA to 20 mA
- Wide Operating Current Range of 50 µA to 20 mA
- Micro Miniature TSOP-5 and TO-92 Packages

#### **Applications**

- Low Output Voltage (3.0 V to 3.3 V) Switching Power Supply Error Amplifier
- Adjustable Voltage or Current Linear and Switching Power Supplies
- Voltage Monitoring
- Current Source and Sink Circuits
- Analog and Digital Circuits Requiring Precision References
- Low Voltage Zener Diode Replacements



Figure 1. Representative Block Diagram



# ON Semiconductor™

http://onsemi.com

# MARKING DIAGRAM



TO-92 LP SUFFIX CASE 29



- Reference
   Anode
- 3. Cathode

= Assembly Location

= Wafer Lot
Y = Year

WW = Work Week



TSOP-5 SN SUFFIX CASE 483

# PIN CONNECTIONS AND DEVICE MARKING



(Top View)

RAA = Device Code Y = Year

W = Work Week

#### **ORDERING INFORMATION**

| Device      | Package | Shipping           |
|-------------|---------|--------------------|
| TLV431ALP   | TO-92   | 6000 / Box         |
| TLV431ALPRA | TO-92   | 2000 / Tape & Reel |
| TLV431ALPRE | TO-92   | 2000 / Tape & Reel |
| TLV431ALPRM | TO-92   | 2000 / Ammo Pack   |
| TLV431ALPRP | TO-92   | 2000 / Ammo Pack   |
| TLV431ASNT1 | TSOP-5  | 3000 / Tape & Reel |



The device contains 13 active transistors.

Figure 2. Representaive Schematic Diagram

# MAXIMUM RATINGS (Full operating ambient temperature range applies, unless otherwise noted)

| Rating                                                                                                                                                                           | Symbol                                                     | Value            | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------|------|
| Cathode to Anode Voltage                                                                                                                                                         | $V_{KA}$                                                   | 18               | V    |
| Cathode Current Range, Continuous (Note 1.)                                                                                                                                      | I <sub>K</sub>                                             | -20 to 25        | mA   |
| Reference Input Current Range, Continuous                                                                                                                                        | I <sub>ref</sub>                                           | -0.05 to 10      | mA   |
| Thermal Characteristics LP Suffix Package Thermal Resistance, Junction-to-Ambient Thermal Resistance, Junction-to-Case SN Suffix Package Thermal Resistance, Junction-to-Ambient | $egin{array}{c} R_{	heta JA} \ R_{	heta JC} \ \end{array}$ | 178<br>83<br>226 | °C/W |
| Operating Junction Temperature                                                                                                                                                   | TJ                                                         | 150              | °C   |
| Operating Ambient Temperature Range (Note 1.)                                                                                                                                    | T <sub>A</sub>                                             | - 40 to 85       | °C   |
| Storage Temperature Range                                                                                                                                                        | T <sub>stg</sub>                                           | -65 to 150       | °C   |

<sup>1.</sup> Maximum package power dissipation limits must not be exceeded.

$$\mathsf{P}_D = \frac{\mathsf{T}_{J(max)} - \mathsf{T}_A}{\mathsf{R}_{\theta JA}}$$

NOTE: This device series contains ESD protection and exceeds the following tests:

Human Body Model 2000 V per MIL-STD-883, Method 3015.

Machine Model Method 200 V.

# **RECOMMENDED OPERATING CONDITIONS**

| Condition                |                | Min       | Max | Unit |
|--------------------------|----------------|-----------|-----|------|
| Cathode to Anode Voltage | $V_{KA}$       | $V_{ref}$ | 16  | V    |
| Cathode Current          | Ι <sub>Κ</sub> | 0.1       | 20  | mA   |

# **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                     | Symbol                                       | Min            | Тур           | Max            | Unit    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|---------------|----------------|---------|
| Reference Voltage (Figure 1) $ (V_{KA} = V_{ref}, I_K = 10 \text{ mA}, T_A = 25^{\circ}\text{C}) $ $ (T_A = T_{low} \text{ to } T_{high}, \text{ Note 2.}) $       | V <sub>ref</sub>                             | 1.228<br>1.215 | 1.240         | 1.252<br>1.265 | V       |
| Reference Input Voltage Deviation Over Temperature (Figure 1) $(V_{KA} = V_{ref}, I_K = 10 \text{ mA}, T_A = T_{low} \text{ to } T_{high}, \text{ Notes } 2., 3.)$ | $\Delta V_{ref}$                             | -              | 7.2           | 20             | mV      |
| Ratio of Reference Input Voltage Change to Cathode Voltage Change (Figure 2) ( $V_{KA} = V_{ref}$ to 16 V, $I_K = 10$ mA)                                          | $\frac{\Delta V_{ m ref}}{\Delta V_{ m KA}}$ | _              | -0.6          | -1.5           | mV<br>V |
| Reference Terminal Current (Figure 2) ( $I_K = 10 \text{ mA}, R1 = 10 \text{ k}\Omega, R2 = \text{open}$ )                                                         | I <sub>ref</sub>                             | -              | 0.15          | 0.3            | μΑ      |
| Reference Input Current Deviation Over Temperature (Figure 2) ( $I_K = 10$ mA, $R1 = 10$ k $\Omega$ , $R2 = Open$ , Notes 2., 3.)                                  | $\Delta I_{ref}$                             | -              | 0.04          | 0.08           | μΑ      |
| Minimum Cathode Current for Regulation (Figure 1)                                                                                                                  | I <sub>K(min)</sub>                          | -              | 55            | 80             | μΑ      |
| Off–State Cathode Current (Figure 3) $(V_{KA} = 6.0 \text{ V}, V_{ref} = 0)$ $(V_{KA} = 16 \text{ V}, V_{ref} = 0)$                                                | I <sub>K(off)</sub>                          | -<br>-         | 0.01<br>0.012 | 0.04<br>0.05   | μА      |
| Dynamic Impedance (Figure 1) $(V_{KA} = V_{ref}, I_K = 0.1 \text{ mA} \text{ to } 20 \text{ mA}, f \le 1.0 \text{ kHz}, \text{ Note } 4.)$                         | Z <sub>KA</sub>                              | _              | 0.25          | 0.4            | Ω       |

- 2. Ambient temperature range:  $T_{low} = -40^{\circ}C$ ,  $T_{high} = 85^{\circ}C$ .
- The deviation parameters ΔV<sub>ref</sub> and ΔI<sub>ref</sub> are defined as the difference between the maximum value and minimum value obtained over the full operating ambient temperature range that applied.



The average temperature coefficient of the reference input voltage,  $\alpha V_{ref}$  is defined as:

$$\alpha V_{ref} \, \left( \frac{ppm}{^{\circ}C} \right) = \frac{\left( \frac{(\Delta V_{ref})}{V_{ref} \, (T_A = 25^{\circ}C)} \times 10^{6} \right)}{\Delta T_A}$$

 $\alpha V_{ref}$  can be positive or negative depending on whether  $V_{ref}$  Min or  $V_{ref}$  Max occurs at the lower ambient temperature, refer to Figure 6. Example:  $\Delta V_{ref} = 7.2$  mV and the slope is positive,

$$V_{ref} @ 25^{\circ}C = 1.241 \text{ V}$$
  
 $\Delta T_A = 125^{\circ}C$ 

$$\alpha V_{ref} \left( \frac{ppm}{^{\circ}C} \right) = \frac{0.0072}{1.241} \times 10^{6} = 46 \text{ ppm/}^{\circ}C$$

4. The dynamic impedance  $Z_{KA}$  is defined as:

$$|Z_{KA}| = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

When the device is operating with two external resistors, R1 and R2, (refer to Figure 2) the total dynamic impedance of the circuit is given by:

$$|Z_{KA}'| = |Z_{KA}| \times \left(1 + \frac{R1}{R2}\right)$$



Figure 1. Test Circuit for  $V_{KA} = V_{ref}$ 

Figure 2. Test Circuit for  $V_{KA} > V_{ref}$ 

Figure 3. Test Circuit for  $I_{K(off)}$ 





Figure 4. Cathode Current vs. Cathode Voltage

Figure 5. Cathode Current vs. Cathode Voltage







Figure 7. Reference Input Current versus Ambient Temperature



4.0

(Value 16 V Vref = 0 V Vref

Figure 8. Reference Input Voltage Change versus Cathode Voltage

Figure 9. Off-State Cathode Current versus Cathode Voltage





Figure 10. Off-State Cathode Current versus Ambient Temperature

Figure 11. Dynamic Impedance versus Frequency





Figure 12. Dynamic Impedance versus Ambient Temperature

Figure 13. Open–Loop Voltage Gain versus Frequency



1.8 kΩ Output ↑ ✓ ✓ ↑ ○ Pulse Generator f = 100 kHz 1.5 Output 1.0 (VOLTS)  $T_A = 25^{\circ}C$ 0.5 Input 2.0 0 2.0 3.0 5.0 6.0 7.0 1.0 4.0 8.0 9.0 10.0 t, TIME (μs)

Figure 14. Spectral Noise Density

Figure 15. Pulse Response





Figure 16. Stability Boundary Conditions

Figure 17. Test Circuit for Figure 16

# **TYPICAL APPLICATIONS**



Figure 18. Shunt Regulator



Figure 19. High Current Shunt Regulator



Figure 20. Output Control for a Three Terminal Fixed Regulator



Figure 21. Series Pass Regulator



Figure 22. Constant Current Source



Figure 23. Constant Current Sink



Figure 24. TRIAC Crowbar



Figure 25. SCR Crowbar



L.E.D. indicator is 'ON' when V<sub>in</sub> is between the upper and lower limits,

Lower limit = 
$$\left(1 + \frac{R1}{R2}\right) V_{ref}$$
  
Upper limit =  $\left(1 + \frac{R3}{R4}\right) V_{ref}$ 

Figure 26. Voltage Monitor



| V <sub>in</sub>    | V <sub>out</sub> |  |
|--------------------|------------------|--|
| < V <sub>ref</sub> | V+               |  |
| >V <sub>ref</sub>  | ≈ 0.74 V         |  |

Figure 27. Single–Supply Comparator with Temperature–Compensated Threshold



Figure 28. Linear Ohmmeter

Figure 29. Simple 400 mW Phono Amplifier



Figure 30. Isolated Output Line Powered Switching Power Supply

The above circuit shows the TLV431A as a compensated amplifier controlling the feedback loop of an isolated output line powered switching regulator. The output voltage is programmed to 3.3 V by the resistors values selected for R1 and R2. The minimum output voltage that can be programmed with this circuit is 2.64 V, and is limited by the sum of the reference voltage (1.24 V) and the forward drop of the optocoupler light emitting diode (1.4 V). Capacitor C1 provides loop compensation.

# **PACKAGE DIMENSIONS**

# TO-92 **LP SUFFIX** PLASTIC PACKAGE CASE 29-11 **ISSUE AJ**





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED.
  4. LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.175 | 0.205 | 4.45   | 5.20   |
| В   | 0.170 | 0.210 | 4.32   | 5.33   |
| С   | 0.125 | 0.165 | 3.18   | 4.19   |
| D   | 0.016 | 0.021 | 0.407  | 0.533  |
| G   | 0.045 | 0.055 | 1.15   | 1.39   |
| Н   | 0.095 | 0.105 | 2.42   | 2.66   |
| J   | 0.015 | 0.020 | 0.39   | 0.50   |
| K   | 0.500 |       | 12.70  |        |
| L   | 0.250 |       | 6.35   |        |
| N   | 0.080 | 0.105 | 2.04   | 2.66   |
| Р   |       | 0.100 |        | 2.54   |
| R   | 0.115 |       | 2.93   |        |
| ٧   | 0.135 |       | 3.43   |        |

# TSOP-5 **SN SUFFIX** PLASTIC PACKAGE CASE 483-01 **ISSUE A**





# NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.

|     | MILLIN | IETERS | INC    | HES    |
|-----|--------|--------|--------|--------|
| DIM | MIN    | MAX    | MIN    | MAX    |
| Α   | 2.90   | 3.10   | 0.1142 | 0.1220 |
| В   | 1.30   | 1.70   | 0.0512 | 0.0669 |
| C   | 0.90   | 1.10   | 0.0354 | 0.0433 |
| D   | 0.25   | 0.50   | 0.0098 | 0.0197 |
| G   | 0.85   | 1.00   | 0.0335 | 0.0413 |
| Н   | 0.013  | 0.100  | 0.0005 | 0.0040 |
| J   | 0.10   | 0.26   | 0.0040 | 0.0102 |
| K   | 0.20   | 0.60   | 0.0079 | 0.0236 |
| ٦   | 1.25   | 1.55   | 0.0493 | 0.0610 |
| M   | 0 °    | 10°    | 0°     | 10°    |
| S   | 2.50   | 3.00   | 0.0985 | 0.1181 |

#### MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS

Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to insure proper solder connection

interface between the board and the package. With the correct pad geometry, the packages will self align when subjected to a solder reflow process.



TSOP-5 (Footprint Compatible with SOT-23-5)

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

# **PUBLICATION ORDERING INFORMATION**

# NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

#### N. American Technical Support: 800-282-9855 Toll Free USA/Canada

**EUROPE:** LDC for ON Semiconductor – European Support

German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET)

Email: ONlit-german@hibbertco.com

French Phone: (+1) 303-308-7141 (Mon-Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com

Linaii. Orviit@Hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

**Toll–Free from Mexico:** Dial 01–800–288–2872 for Access – then Dial 866–297–9322

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

**Phone**: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781
Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center

4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 **Phone**: 81–3–5740–2700

Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.